
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
501 of 808
NXP Semiconductors
UM10360
Chapter 25: LPC17xx Motor Control PWM
7.2.2 MCPWM Capture Control set address (MCCAPCON_SET - 0x400B 8010)
Writing ones to this write-only address sets the corresponding bits in MCCAPCON.
7.2.3 MCPWM Capture control clear address (MCCAPCON_CLR - 0x400B 8014)
Writing ones to this write-only address clears the corresponding bits in MCCAPCON.
10
CAP1MCI2_RE
A 1 in this bit enables a channel 1 capture event on a rising
edge on MCI2.
0
11
CAP1MCI2_FE
A 1 in this bit enables a channel 1 capture event on a falling
edge on MCI2.
0
12
CAP2MCI0_RE
A 1 in this bit enables a channel 2 capture event on a rising
edge on MCI0.
0
13
CAP2MCI0_FE
A 1 in this bit enables a channel 2 capture event on a falling
edge on MCI0.
0
14
CAP2MCI1_RE
A 1 in this bit enables a channel 2 capture event on a rising
edge on MCI1.
0
15
CAP2MCI1_FE
A 1 in this bit enables a channel 2 capture event on a falling
edge on MCI1.
0
16
CAP2MCI2_RE
A 1 in this bit enables a channel 2 capture event on a rising
edge on MCI2.
0
17
CAP2MCI2_FE
A 1 in this bit enables a channel 2 capture event on a falling
edge on MCI2.
0
18
RT0
If this bit is 1, TC0 is reset by a channel 0 capture event.
0
19
RT1
If this bit is 1, TC1 is reset by a channel 1 capture event.
0
20
RT2
If this bit is 1, TC2 is reset by a channel 2 capture event.
0
21
HNFCAP0
Hardware noise filter: if this bit is 1, channel 0 capture events
are delayed as described in
0
22
HNFCAP1
Hardware noise filter: if this bit is 1, channel 1 capture events
are delayed as described in
0
23
HNFCAP2
Hardware noise filter: if this bit is 1, channel 2 capture events
are delayed as described in
0
31:24 -
Reserved.
-
Table 440. MCPWM Capture Control read address (MCCAPCON - 0x400B 800C) bit
description
Bit
Symbol
Description
Reset
Value
Table 441. MCPWM Capture Control set address (MCCAPCON_SET - 0x400B 8010) bit
description
Bit
Description
31:0
Writing ones to this address sets the corresponding bits in the MCCAPCON
register. See
for the bit allocation.
Table 442. MCPWM Capture control clear register (MCCAPCON_CLR - address 0x400B 8014)
bit description
Bit
Description
31:0
Writing ones to this address clears the corresponding bits in the MCCAPCON
register. See
for the bit allocation.