
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
775 of 808
continued >>
NXP Semiconductors
UM10360
Chapter 35: LPC17xx Supplementary information
Table 61. Pin function select register 4 (PINSEL4 - address
0x4002 C010) bit description . . . . . . . . . . . . . .81
Table 62. Pin function select register 7 (PINSEL7 - address
0x4002 C01C) bit description . . . . . . . . . . . . .82
Table 63. Pin function select register 9 (PINSEL9 - address
0x4002 C024) bit description . . . . . . . . . . . . . .82
Table 64. Pin function select register 10 (PINSEL10 -
address 0x4002 C028) bit description . . . . . . .83
Table 65. Pin Mode select register 0 (PINMODE0 - address
0x4002 C040) bit description . . . . . . . . . . . . . .83
Table 66. Pin Mode select register 1 (PINMODE1 - address
0x4002 C044) bit description . . . . . . . . . . . . . .84
Table 67. Pin Mode select register 2 (PINMODE2 - address
0x4002 C048) bit description . . . . . . . . . . . . . .84
Table 68. Pin Mode select register 3 (PINMODE3 - address
0x4002 C04C) bit description . . . . . . . . . . . . . .85
Table 69. Pin Mode select register 4 (PINMODE4 - address
0x4002 C050) bit description . . . . . . . . . . . . . .85
Table 70. Pin Mode select register 7 (PINMODE7 - address
0x4002 C05C) bit description . . . . . . . . . . . . . .86
Table 71. Pin Mode select register 9 (PINMODE9 - address
0x4002 C064) bit description . . . . . . . . . . . . . .86
Table 72. Open Drain Pin Mode select register 0
Table 73. Open Drain Pin Mode select register 1
Table 74. Open Drain Pin Mode select register 2
Table 75. Open Drain Pin Mode select register 3
Table 76. Open Drain Pin Mode select register 4
Table 77. I2C Pin Configuration register (I2CPADCFG -
address 0x4002 C07C) bit description . . . . . . .90
Table 78. GPIO pin description . . . . . . . . . . . . . . . . . . . .92
Table 79. GPIO register map (local bus accessible registers
- enhanced GPIO features) . . . . . . . . . . . . . . .93
Table 82. Fast GPIO port Direction control byte and
half-word accessible register description . . . . .95
Table 83. Fast GPIO port output Set register (FIO0SET to
Table 84. Fast GPIO port output Set byte and half-word
accessible register description. . . . . . . . . . . . . 96
Table 85. Fast GPIO port output Clear register (FIO0CLR to
Table 86. Fast GPIO port output Clear byte and half-word
accessible register description. . . . . . . . . . . . . 97
Table 87. Fast GPIO port Pin value register (FIO0PIN to
Table 88. Fast GPIO port Pin value byte and half-word
accessible register description. . . . . . . . . . . . . 99
Table 89. Fast GPIO port Mask register (FIO0MASK to
Table 90. Fast GPIO port Mask byte and half-word
accessible register description. . . . . . . . . . . . 100
Table 91. GPIO overall Interrupt Status register (IOIntStatus
- address 0x4002 8080) bit description . . . . . 101
Table 92. GPIO Interrupt Enable for port 0 Rising Edge
(IO0IntEnR - 0x4002 8090) bit description. . . 101
Table 93. GPIO Interrupt Enable for port 2 Rising Edge
(IO2IntEnR - 0x4002 80B0) bit description . . 102
Table 94. GPIO Interrupt Enable for port 0 Falling Edge
(IO0IntEnF - address 0x4002 8094) bit description
103
Table 95. GPIO Interrupt Enable for port 2 Falling Edge
(IO2IntEnF - 0x4002 80B4) bit description. . . 104
Table 96. GPIO Interrupt Status for port 0 Rising Edge
Table 97. GPIO Interrupt Status for port 2 Rising Edge
Table 98. GPIO Interrupt Status for port 0 Falling Edge
Table 99. GPIO Interrupt Status for port 2 Falling Edge
Table 100.GPIO Interrupt Clear register for port 0 (IO0IntClr
- 0x4002 808C)) bit description . . . . . . . . . . . 108
Table 101.GPIO Interrupt Clear register for port 0 (IO2IntClr
- 0x4002 80AC) bit description. . . . . . . . . . . . 109
Table 102.Ethernet acronyms, abbreviations, and definitions
Table 103.Example PHY Devices . . . . . . . . . . . . . . . . . . 117
Table 104.Ethernet RMII pin descriptions. . . . . . . . . . . . 117
Table 105.Ethernet MIIM pin descriptions . . . . . . . . . . . 117
Table 106.Register definitions . . . . . . . . . . . . . . . . . . . . 118
Table 107.MAC Configuration register 1 (MAC1 - address