
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
396 of 808
NXP Semiconductors
UM10360
Chapter 18: LPC17xx SSP0/1 interface
[1]
Reset Value reflects the data stored in used bits only. It does not include reserved bits content.
6.1 SSPn Control Register 0 (SSP0CR0 - 0x4008 8000, SSP1CR0 - 0x4003
0000)
This register controls the basic operation of the SSP controller.
SR
Status Register
RO
SSP0SR - 0x4008 800C
SSP1SR - 0x4003 000C
CPSR
Clock Prescale Register
R/W
0
SSP0CPSR - 0x4008 8010
SSP1CPSR - 0x4003 0010
IMSC
Interrupt Mask Set and Clear Register
R/W
0
SSP0IMSC - 0x4008 8014
SSP1IMSC - 0x4003 0014
RIS
Raw Interrupt Status Register
R/W
SSP0RIS - 0x4008 8018
SSP1RIS - 0x4003 0018
MIS
Masked Interrupt Status Register
R/W
0
SSP0MIS - 0x4008 801C
SSP1MIS - 0x4003 001C
ICR
SSPICR Interrupt Clear Register
R/W
NA
SSP0ICR - 0x4008 8020
SSP1ICR - 0x4003 0020
DMACR
DMA Control Register
R/W
0
SSP0DMACR - 0x4008 8024
SSP1DMACR - 0x4003 0024
Table 349. SSP Register Map
Generic Name
Description
Access
Reset
Value
[1]
SSPn Register
Name & Address
Table 350: SSPn Control Register 0 (SSP0CR0 - address 0x4008 8000, SSP1CR0 -
0x4003 0000) bit description
Bit
Symbol
Value
Description
Reset
Value
3:0
DSS
Data Size Select. This field controls the number of bits
transferred in each frame. Values 0000-0010 are not
supported and should not be used.
0000
0011
4-bit transfer
0100
5-bit transfer
0101
6-bit transfer
0110
7-bit transfer
0111
8-bit transfer
1000
9-bit transfer
1001
10-bit transfer
1010
11-bit transfer
1011
12-bit transfer
1100
13-bit transfer
1101
14-bit transfer
1110
15-bit transfer
1111
16-bit transfer