Design Checklist
8-2
Intel
®
810A3 Chipset Design Guide
NOTES:
1. For Intel
®
Celeron™ (PPGA package) processor electrical compatibility, the motherboard must include
AGTL+ termination resistors. If the Intel
®
Celeron™ processor is not supported, AGTL+ termination is
provided by the Intel
®
Pentium
®
III processor (except RESET#).
2. If the Intel
®
Celeron™ processor is not supported by the motherboard, then RTTCTRL is pulled down with a
56
Ω
resistor and RESET2# is grounded.
Table 8-1. AGTL+ Connectivity Checklist for 370-Pin Socket Processors
CPU Pin
I/O
Comments
A[35:3]#
1
I/O
Connect A[31:3]# to GMCH. Leave A[35:32]# as No Connect (not supported
by chipset).
ADS#
1
I/O
Connect to GMCH.
AERR#
I/O
Leave as No Connect (not supported by chipset).
AP[1:0]#
I/O
Leave as No Connect (not supported by chipset).
BERR#
I/O
Leave as No Connect (not supported by chipset).
BINIT#
I/O
Leave as No Connect (not supported by chipset).
BNR#
1
I/O
Connect to GMCH.
BP[3:2]#
I/O
Leave as No Connect.
BPM[1:0]
I/O
Leave as No Connect.
BPRI#
1
I
Connect to GMCH.
BREQ[0]# (BR0#)
I/O
10
Ω
pulldown resistor to ground.
D[63:0]#
1
I/O
Connect to GMCH.
DBSY#
1
I/O
Connect to GMCH.
DEFER#
1
I
Connect to GMCH.
DEP[7:0]#
I/O
Leave as No Connect (not supported by chipset).
DRDY#
1
I/O
Connect to GMCH.
HIT#
1
I/O
Connect to GMCH.
HITM#
1
I/O
Connect to GMCH.
LOCK#
1
I/O
Connect to GMCH.
REQ[4:0]#
1
I/O
Connect to GMCH.
RESET# /
RESET2#
2
I
Terminate to V
TT
to 1.5V through a 91
Ω
resistor.
Decoupled through a 22 W resistor in series with a 10 pf capacitor to ground.
Connect to GMCH. Also terminate to V
TT
through a 91
Ω
resistor.
RP#
I/O
Leave as No Connect (not supported by chipset).
RS[2:0]#
I
Connect to GMCH.
RSP#
I
Leave as No Connect (not supported by chipset).
TRDY#
1
I
Connect to GMCH.
Summary of Contents for 810A3
Page 1: ...Intel 810A3 Chipset Platform Design Guide July 2000 Order Number 298186 002...
Page 11: ...1 Introduction...
Page 12: ...This page is intentionally left blank...
Page 25: ...2 PGA370 Processor Design Guidelines...
Page 26: ...This page is intentionally left blank...
Page 41: ...3 SC242 Processor Design Guidelines...
Page 42: ...This page is intentionally left blank...
Page 51: ...4 Layout and Routing Guidelines...
Page 52: ...This page is intentionally left blank...
Page 93: ...5 Advanced System Bus...
Page 94: ...This page is intentionally left blank...
Page 115: ...6 Clocking...
Page 116: ...This page is intentionally left blank...
Page 123: ...7 System Design Considerations...
Page 124: ...This page is intentionally left blank...
Page 137: ...8 Design Checklist...
Page 138: ...This page is intentionally left blank...
Page 157: ...9 Third Party...
Page 158: ...This page is intentionally left blank...
Page 163: ...A PCI Devices Functions Registers Interrupts...