2. PCI Interface
55
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
Figure 7: PowerSpan II in a CompactPCI Adapter Card
Ensure that PB_CLK and P2_CLK are within specification before the release of back-end
power-up reset.
Long Pins
Shor
t Pins
Long Pins
Medium
Pins
5 V
VIO
Rp
GND
Rp
Vp
Precharge
Regulator
5 V
3.3v
2.5v
P1_RST_DIR
"remaining PCI-1 I/O"
PB_RST_DIR
PB_CLK
"remaining PB I/O"
P2_RST_DIR
P2_CLK
"remaining PCI-2 I/O"
GND
LED#
ES
Long Pins
Ejector/Switch
Ear
ly P
o
w
e
r
5 V
3.3 V
HEAL
THY#
GND
Hot Sw
ap
Supply Sequencer
5 V
3.3 V
P
o
w
er On
Reset
Oscillator
Regulator
Bac
k End P
o
w
e
r
3.3 V
2.0 V
CLKIN
"remaining I/O"
GND
Host Processor
RST#
CLK
"remaining I/O"
GND
Secondar
y PCI
3.3 V
BD_SEL#
HEAL
THY#
P1_RST#
ENUM#
P1_64EN#
P2_RST#
PB_RST_
3.3 V
PO_RST_
Compact PCI PCI-1/J1 Connector
GND
PORESET_
HRESET_
ON_
P
o
w
erSpan II