12. Register Descriptions
285
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
BM_PARK[2:0]:
This field instructs the arbiter where to park the bus. The shaded combinations in
identifies potential PCI-1 external masters. Their presence depends on the programming of
the PCI_M7,PCI_M6,PCI_M5 bits in the MISC_CSR register.
Mx_PRI
R/W
P1_RST
0
Arbitration Level for PCI Master Device
x
Determines the arbitration priority level for PCI Master agents
assigned to the PCI-1 arbiter.
0 = low priority
1 = high priority
PS_PRI
R/W
P1_RST
0
Arbitration Level for PowerSpan II
0 = low priority
1 = high priority
STATUS_EN
R/W
P1_RST
0
Enable monitoring of master by arbiter
Enables internal monitor of the PowerSpan II PCI arbiter. The
monitor checks that no PCI Master waits longer than 16 PCI
clock cycles before starting a transaction.
0 = disabled
1 = enabled
PARK
R/W
P1_RST
0
PCI-1 Bus Parking Algorithm
When this bit is set the arbiter parks the PCI-1 bus on the PCI
master programmed in the BM_PARK[2:0] field. When
cleared the arbiter parks the PCI-1 bus on the last PCI master
to be granted the bus.
0 = last master
1 = select master
BM_PARK [2:0]
R/W
P1_RST
0
Parked Master
This field instructs the arbiter where to park the bus. The
shaded combinations in
identifies potential PCI-1
external masters. Their presence depends on the
programming of the PCI_M7,PCI_M6,PCI_M5 bits in the
“Miscellaneous Control and Status Register” on page 318
register.
Table 72: Parked PCI Master
BM_PARK [2:0]
Parked PCI Master
External Pins
000
PowerSpan II
None
001
M1
P1_REQ#[1]/P1_GNT#[1]
010
M2
P1_REQ#[2]/P1_GNT#[2]
Name
Type
Reset
By
Reset
State
Function