12. Register Descriptions
239
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
0x2A4
PB_P2_IACK
“Processor Bus to PCI-2 Interrupt Acknowledge Cycle Generation
Register” on page 301
0x2A8-0x2AC
PowerSpan II Reserved
0x2B0
PB_ERRCS
“Processor Bus Error Control and Status Register” on page 302
0x2B4
PB_AERR
“Processor Bus Address Error Log” on page 303
0x2B8-0x2BC
PowerSpan II Reserved
0x2C0
PB_MISC_CSR
“Processor Bus Miscellaneous Control and Status Register” on page 304
0x2C4-0x2CC
PowerSpan II Reserved
0x2D0
PB_ARB_CTRL
“Processor Bus Arbiter Control Register” on page 307
0x2D4-0x2FC
PowerSpan II Reserved
DMA Registers
0x300
PowerSpan II Reserved
0x304
DMA0_SRC_ADDR
“DMA x Source Address Register” on page 309
0x308
PowerSpan II Reserved
0x30C
DMA0_DST_ADDR
“DMA x Destination Address Register” on page 310
0x310
PowerSpan II Reserved
0x314
DMA0_TCR
“DMA x Transfer Control Register” on page 311
0x318
PowerSpan II Reserved
0x31C
DMA0_CPP
“DMA x Command Packet Pointer Register” on page 313
0x320
DMA0_GCSR
“DMA x General Control and Status Register” on page 314
0x324
DMA0_ATTR
“DMA x Attributes Register” on page 317
0x328-0x330
PowerSpan II Reserved
0x334
DMA1_SRC_ADDR
“DMA x Source Address Register” on page 309
0x338
PowerSpan II Reserved
0x33C
DMA1_DST_ADDR
“DMA x Destination Address Register” on page 310
0x340
PowerSpan II Reserved
0x344
DMA1_TCR
“DMA x Transfer Control Register” on page 311
0x348
PowerSpan II Reserved
Table 64: PowerSpan II Register Map
Offset
Register Mnemonic
See