12. Register Descriptions
374
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
12.5.78
I2O Host Outbound Index Offset Register
OIO[9:0]:
Specifies the I2O Target Image Offset where the I2O Host Outbound Index Register is
located within the PowerSpan II I2O Target Image. The I2O Host Outbound Index register must be in
the first 4 Kbytes of the PowerSpan II I2O Target Image and be aligned to a 4-byte boundary.
Register Name: HOST_OIO
Register Offset: 0x540
PCI
Bits
Function
PB
Bits
31-24
PowerSpan II Reserved
0-7
23-16
PowerSpan II Reserved
8-15
15-08
PowerSpan II Reserved
OIO
16-23
07-00
OIO
0
0
24-31
Name
Type
Reset
By
Reset
State
Function
OIO[9:0]
R/W
PRI_RST
0
Host Outbound Index Offset
Specifies the I2O Target Image Offset where the I2O Host
Outbound Index Register is located within the PowerSpan II
I2O Target Image.
This register must not be programmed with the following values: 0x030, 0x034,
0x040, 0x044.