434
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
command packet addressing
command packet contents
direct mode
error handling
interrupts
linked-list mode
overview
register description
source and destination addresses
transfer control
DMA Controllers
document conventions
numeric conventions
symbols
DONE
DONE_EN
Dual Address Cycle
E
EEPROM
overview
power-up
SCL signal
SDA signal
vital product data
eieio
Electrical Characteristics
END
Endian Mapping
big endian
conventions
little endian
munging/unmunging
PowerPC little endian
PowerPC to PCI
register accesses
ENID
Error Handling
DMA
PB Interface
PCI interface
Error Logging and Interrupts
PB master
PB slave
PCI master
PCI target
Even Parity
PB master
EXTCYC
Extended Cycles
F
Flush Block
FRAME#
Frequency
PCLK
QCLK
QUICC
QUICC IDMA fast termination
Functional Overview
G
GNT#
GO
H
HALT
HALT_EN
HALT_REQ
Hot Swap
card insertion
LED
I
I/O Read
I/O Write
I2C / EEPROM Interface
I2C_SCL
I2O
base address register
inbound messages
IOP functionality
messaging interface
outbound messages
outbound option
pull capability
I2O Shell Interface
Primary PCI
IACK Cycle Generation
PCI-to-PCI
PowerPC-to-PCI
icbi
IDSEL
INT#
Interrupt Acknowledge
Interrupts
DMA
enabling
mapping
normal operations
pins
register description
sources
status
transfer exceptions
IRDY#
K
Kill Block