7. Interrupt Handling
146
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
7.2.2
Interrupts from Transaction Exceptions
Bus transaction exceptions can occur on any one of the PowerSpan II interfaces
—
PCI-1, PCI-2 or
Processor Bus (PB)
—
because of bus errors, address parity errors, or data parity errors. When an error
occurs, PowerSpan II tracks the direction of the transaction through the interrupt enabling and status
function.
Interrupt sources associated with exceptions are:
1.
PB Interface errors
•
PB_P1_ERR
•
PB_P2_ERR
•
PB_A_PAR
•
PB_P1_D_PAR
•
PB_P2_D_PAR
•
PB_P1_RETRY
•
PB_P2_RETRY
•
PB_PB_ERR
•
PB_PB_D_PAR
•
PB_PB_RETRY
2.
PCI-1 Interface errors
•
P1_PB_ERR
•
P1_P2_ERR
•
P1_A_PAR
•
P1_PB_RETRY
•
P1_P2_RETRY
•
P1_P1_ERR
•
P1_P1_RETRY
3.
PCI-2 Interface errors
•
P2_PB_ERR
•
P2_P1_ERR
•
P2_A_PAR
•
P2_PB_RETRY
•
P2_P1_RETRY
•
P2_P2_ERR
•
P2_P2_RETRY
for information on how these interrupts for bus transaction
exceptions are associated with error logging functionality.