11. Signals and Pinout
229
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
11.3.3.2
484 PBGA Pin Information
The following table shows the PowerSpan II 484 PBGA pin information.
A1. PB_A[6]
H9. VSS_IO
R17. VDD33
A2. PB_A[13]
H10. VSS_IO
R18. VDD25
A3. TE
H11. VSS_IO
R19. P1_AD[22]
A4. JT_TMS
H12. VSS_IO
R20. P1_AD[17]
A5. PB_A[20]
H13. VSS_IO
R21. P1_AD[5]
A6. JT_TCK
H14. VSS_IO
R22. P1_PERR_
A7. PB_A[24]
H15. VSS_IO
T1. PB_TEST2
A8. PB_A[30]
H16. VSS
T2. PB_D[21]
A9. PB_A[27]
H17. VDD33
T3. PB_D[52]
A10. PB_DBG2_
H18. VDD25
T4. JT_TRST_
A11. PB_GBL_
H19. PCI_REQ[5]_
T5. VDD25
A12. P1_AD[34]
H20. P1_AD[0]
T6. VDD33
A13. P1_AD[32]
H21. P1_REQ64_
T7. VSS
A14. P1_AD[40]
H22. P1_AD[8]
T8. VSS
A15. P1_AD[48]
J1. PB_TSIZ[2]
T9. VSS
A16. P1_AD[53]
J2. PB_TBST_
T10. VSS
A17. P1_AD[52]
J3. PB_ARTRY_
T11. VSS
A18. P1_AD[58]
J4. PB_BG1_
T12. VSS
A19. P1_AD[60]
J5. VDD25
T13. VSS
A20. P1_PAR64
J6. VDD33
T14. VSS
A21. ENUM_
J7. VSS
T15. VSS
A22. VSS_IO
J8. VSS_IO
T16. VSS
B1. PB_RST_DIR
J9. VSS_IO
T17. VDD33
B2. ES
J10. VSS_IO
T18. VDD25
B3. PB_A[14]
J11. VSS_IO
T19. P1_AD[25]
B4. PB_A[12]
J12. VSS_IO
T20. P1_AD[18]
B5. JT_TDO
J13. VSS_IO
T21. P1_STOP_
B6. PB_A[22]
J14. VSS_IO
T22. P1_AD[19]
B7. PB_A[21]
J15. VSS_IO
U1. PB_D[20]