12. Register Descriptions
335
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
PB_P1_D_PAR_
EN
R/W
G_RST
0
Processor Bus Data Parity Error enable. The cycle was
initiated/destined to the PCI-1 bus.
PB_P2_D_
PAR_EN
R/W
G_RST
0
Processor Bus Data Parity Error enable. The cycle was
initiated/destined to the PCI-2 bus.
2P: Reserved
PB_PB_D_
PAR_EN
R/W
G_RST
0
Processor Bus Data Parity Error enable. Processor Bus to
Processor Bus DMA.
P2_P1_ERR_EN
R/W
G_RST
0
PCI-2 error enable. The cycle was initiated/destined to the
PCI 1 bus.
2P: Reserved
P2_PB_ERR_E
N
R/W
G_RST
0
PCI-2 error enable. The cycle was initiated/destined to the
Processor Bus.
2P: Reserved
P2_P2_ERR_EN
R/W
G_RST
0
PCI-2 error enable.PCI-2 to PCI-2 DMA.
2P: Reserved
P2_A_PAR_
EN
R/W
G_RST
0
PCI-2 address parity error enable.
2P: Reserved
P2_P1_
RETRY_EN
R/W
G_RST
0
PCI-2 max retry enable. The cycle was initiated/destined to
the PCI-1 bus.
2P: Reserved
P2_PB_
RETRY_EN
R/W
G_RST
0
PCI-2 max retry enable. The cycle was initiated/destined to
the Processor Bus.
2P: Reserved
P2_P2_
RETRY_EN
R/W
G_RST
0
PCI-2 max retry enable. PCI-2 to PCI-2 DMA.
2P: Reserved
P1_P2_ERR_EN
R/W
G_RST
0
PCI-1 error enable. The cycle was initiated/destined to the
PCI-2 bus.
2P: Reserved
P1_PB_ERR_E
N
R/W
G_RST
0
PCI-1 error enable. The cycle was initiated/destined to the
Processor Bus.
Name
Type
Reset
By
Reset
State
Function