437
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
PCI 1 Target Image x Control Register
DEST
MRA
PRKEEP
RD_AMT[2:0]
TA_EN
PCI 1 Vital Product Data Capability Register
PCI 1 Vital Product Data Data Register
PCI x Bus Arbiter Control Register
BM_PARK[2:0]
Mx_PRI
PARK
PCI x Target Image x Control Register
MODE
RTT[4:0]
WTT[4:0]
PCI x to PCI y Configuration Cycle Data Register
PCI x to PCI y Configuration Cycle Information Register
PCI x to PCI y Interrupt Acknowledge Cycle Generation
Register
PCI-1 Control and Status Register
DEV66
Processor Bus Miscellaneous Control and Status Register
EXTCYC
MAX_RETRY
Processor Bus PCI Configuration Cycle Information
Register
Processor Bus Register Image Base Address Register
END
Processor Bus Slave Image x Control Register
BS[4:0]
DEST
END[1:0]
IMG_EN
MODE
PRKEEP
RD_AMT[2:0]
TA_EN
Reset Control and Status Register
P1_R64_EN
REQ#
Reset
from PCI bus
timing parameters
Resets
direction control
generation
pins
RST#
RTT[4:0]
S
SCL
SDA
SERR_EN
SERR#
Signal Descriptions
Signals
AACK
AD[31:0]
ARTRY
description
ENUM
HEALTHY
INT[5:0]
interrupts
LED
miscellaneous
P1_64EN
P1_INTA
P1_REQ64
P1_RST
P1_RST_DIR
P2_INTA
P2_RST
P2_RST_DIR
PB_A[]
PB_AACK
PB_ABB
PB_ARTRY
PB_BG
PB_CI
PB_DBB
PB_DP[0:7]
PB_DVAL
PB_GBL
PB_RST
PB_RST_DIR
PB_TA
PB_TEA
PB_TS
PB_TT[]
PCI-1
PCI-2
PO_RST
PowerPC (PB)
Px_AD[31:0]
Px_C⁄BE[3:0]
Px_DEVSEL
Px_FRAME
Px_IRDY
Px_M66EN
Px_PAR
Px_PERR
Px_TRDY
test
SIZ[1:0]
Special Cycle
STOP
STOP_EN