
Rev. 1.00
13 of 576
January 28, 2022
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F54231/HT32F54241/HT32F54243/HT32F54253
Table of Contents
Table of Contents
SPI FIFO Status Register – SPIFSR ............................................................................................ 466
SPI FIFO Time Out Counter Register – SPIFTOCR ..................................................................... 467
22 Universal Synchronous Asynchronous Receiver Transmitter (USART) ..... 468
Introduction ........................................................................................................................ 468
Features ............................................................................................................................. 469
Functional Descriptions ..................................................................................................... 469
Serial Data Format ........................................................................................................................ 469
Baud Rate Generation .................................................................................................................. 470
Hardware Flow Control ................................................................................................................. 472
IrDA ............................................................................................................................................... 473
RS485 Mode ................................................................................................................................. 475
Synchronous Master Mode ........................................................................................................... 477
Interrupts and Status .................................................................................................................... 479
PDMA Interface (HT32F54243/HT32F54253 only) ....................................................................... 479
Register Map ..................................................................................................................... 479
Register Descriptions ......................................................................................................... 480
USART Data Register – USRDR .................................................................................................. 480
USART Control Register – USRCR .............................................................................................. 481
USART FIFO Control Register – USRFCR................................................................................... 483
USART Interrupt Enable Register – USRIER ............................................................................... 484
USART Status & Interrupt Flag Register – USRSIFR................................................................... 486
USART Timing Parameter Register – USRTPR ........................................................................... 488
USART IrDA Control Register – IrDACR ...................................................................................... 489
USART RS485 Control Register – RS485CR............................................................................... 490
USART Synchronous Control Register – SYNCR ........................................................................ 491
USART Divider Latch Register – USRDLR................................................................................... 492
USART Test Register – USRTSTR ............................................................................................... 493
23 Universal Asynchronous Receiver Transmitter (UART) ................................ 494
Introduction ........................................................................................................................ 494
Features ............................................................................................................................. 495
Functional Descriptions ..................................................................................................... 495
Serial Data Format ........................................................................................................................ 495
Baud Rate Generation .................................................................................................................. 496
Interrupts and Status .................................................................................................................... 497
PDMA Interface (HT32F54243/HT32F54253 only) ....................................................................... 498
Register Map ..................................................................................................................... 498
Register Descriptions ......................................................................................................... 499
UART Data Register – URDR ....................................................................................................... 499
UART Control Register – URCR ................................................................................................... 500
UART Interrupt Enable Register – URIER .................................................................................... 501
UART Status & Interrupt Flag Register – URSIFR ....................................................................... 503
UART Divider Latch Register – URDLR ....................................................................................... 504