
Rev. 1.00
67 of 576
January 28, 2022
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F54231/HT32F54241/HT32F54243/HT32F54253
4 Flash Memory Controller (FMC)
4 Flash Memory Controller (FMC)
Flash Pre-fetch Control Register – CFCR
This register is used for controlling the FMC pre-fetch module.
Offset:
0x200
Reset value: 0x0000_0011
31
30
29
28
27
26
25
24
Reserved
Type/Reset
23
22
21
20
19
18
17
16
Reserved
Type/Reset
15
14
13
12
11
10
9
8
Reserved
Type/Reset
7
6
5
4
3
2
1
0
Reserved
PFBE
Reserved
WAIT
Type/Reset
RW 1
RW 0 RW 0 RW 1
Bits
Field
Descriptions
[4]
PFBE
Pre-fetch Buffer Enable Bit
0: Pre-fetch buffer is disabled
1: Pre-fetch buffer is enabled
The pre-fetch buffer is enabled by default setting. When the pre-fetch buffer is
disabled, the instruction and data are directly provided by the Flash memory.
[2:0]
WAIT
Flash Wait State Setting
The WAIT[2:0] field is used to set the HCLK wait clock during a non-sequential
Flash access. The actual wait clock is given by (WAIT[2:0] - 1). Since a wide
access interface with a pre-fetch buffer is provided, the wait state of sequential
Flash access is very close to zero.
WAIT [2:0]
Wait Status
Allowed HCLK Range
001
0
0 MHz < HCLK ≤ 20 MHz
010
1
20 MHz < HCLK ≤ 40 MHz
011
2
40 MHz < HCLK ≤ 60 MHz
Others
Reserved
Reserved