
Rev. 1.00
517 of 576
January 28, 2022
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F54231/HT32F54241/HT32F54243/HT32F54253
24 Peripheral Direct Memory
Access (PDMA)
24 Peripheral Direct Memory
Access (PDMA)
PDMA Channel n Current Transfer Size Register – PDMACHnCTSR (n = 0 ~ 5)
This register is used to indicate the current block transaction count.
Offset:
0x014 (0), 0x02C (1), 0x044 (2), 0x05C (3), 0x074 (4), 0x08C (5)
Reset value: 0x0000_0000
31
30
29
28
27
26
25
24
CBLKCNTn
Type/Reset RO 0 RO 0 RO 0 RO 0 RO 0 RO 0 RO 0 RO 0
23
22
21
20
19
18
17
16
CBLKCNTn
Type/Reset RO 0 RO 0 RO 0 RO 0 RO 0 RO 0 RO 0 RO 0
15
14
13
12
11
10
9
8
Reserved
Type/Reset
7
6
5
4
3
2
1
0
Reserved
Type/Reset
Bits
Field
Descriptions
[31:16]
CBLKCNTn Channel n Current Block Count
The CBLKCNTn field is a 16-bit read-only value indicating the number of data blocks
that remain to be transferred. After a data block has transferred completely, the
CBLKCNTn value will be decreased by 1. Writing a new value to the BLKCNTn field
in the PDMACHnTSR register will update the CBLKCNTn field value.