
Rev. 1.00
434 of 576
January 28, 2022
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F54231/HT32F54241/HT32F54243/HT32F54253
20 Inter-Integrated Circuit (I2C)
Bits
Field
Descriptions
[1]
STOIE
STOP Condition Detected Interrupt Enable Bit
0: Interrupt is disabled
1: Interrupt is enabled
The bit is used for the I
2
C slave mode only.
[0]
STAIE
START Condition Transmit Interrupt Enable Bit
0: Interrupt is disabled
1: Interrupt is enabled
The bit is used for the I
2
C master mode only.
I
2
C Address Register – I2CADDR
This register specifies the I
2
C device address.
Offset:
0x008
Reset value: 0x0000_0000
31
30
29
28
27
26
25
24
Reserved
Type/Reset
23
22
21
20
19
18
17
16
Reserved
Type/Reset
15
14
13
12
11
10
9
8
Reserved
ADDR
Type/Reset
RW 0 RW 0
7
6
5
4
3
2
1
0
ADDR
Type/Reset RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0
Bits
Field
Descriptions
[9:0]
ADDR
Device Address
The register indicates the I
2
C device address. When the I
2
C device is used in the
7-bit addressing mode, only the ADDR[6:0] bits will be compared with the received
address sent from the I
2
C master device.