
Rev. 1.00
208 of 576
January 28, 2022
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F54231/HT32F54241/HT32F54243/HT32F54253
12
Analog to Digital Converter (ADC)
ADC Interrupt Raw Status Register – ADCIRAW
This register contains the ADC interrupt raw status bits.
Offset:
0x084
Reset value: 0x0000_0000
31
30
29
28
27
26
25
24
Reserved
ADIRAWO
Type/Reset
RO 0
23
22
21
20
19
18
17
16
Reserved
ADIRAWU ADIRAWL
Type/Reset
RO 0 RO 0
15
14
13
12
11
10
9
8
Reserved
Type/Reset
7
6
5
4
3
2
1
0
Reserved
ADIRAWC ADIRAWG ADIRAWS
Type/Reset
RO 0 RO 0 RO 0
Bits
Field
Descriptions
[24]
ADIRAWO
ADC Data Register Overwrite Interrupt Raw Status
0: ADC data register overwrite event does not occur
1: ADC data register overwrite event occurs
[17]
ADIRAWU
ADC Watchdog Upper Threshold Interrupt Raw Status
0: ADC watchdog upper threshold event does not occur
1: ADC watchdog upper threshold event occurs
[16]
ADIRAWL
ADC Watchdog Lower Threshold Interrupt Raw Status
0: ADC watchdog lower threshold event does not occurs
1: ADC watchdog lower threshold event occurs
[2]
ADIRAWC
ADC Cycle EOC Interrupt Raw Status
0: ADC cycle end of conversion event does not occur
1: ADC cycle end of conversion event occurs
[1]
ADIRAWG
ADC Subgroup EOC Interrupt Raw Status
0: ADC subgroup end of conversion event does not occur
1: ADC subgroup end of conversion event occurs
[0]
ADIRAWS
ADC Single EOC Interrupt Raw Status
0: ADC single end of conversion event does not occur
1: ADC single end of conversion event occurs