
Rev. 1.00
209 of 576
January 28, 2022
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F54231/HT32F54241/HT32F54243/HT32F54253
12
Analog to Digital Converter (ADC)
12
Analog to Digital Converter (ADC)
ADC Interrupt Status Register – ADCISR
This register contains the ADC interrupt masked status bits. The corresponding interrupt status will be set to 1 if
the associated interrupt event occurs and the related enable bit is set to 1.
Offset:
0x088
Reset value: 0x0000_0000
31
30
29
28
27
26
25
24
Reserved
ADISRO
Type/Reset
RO 0
23
22
21
20
19
18
17
16
Reserved
ADISRU
ADISRL
Type/Reset
RO 0 RO 0
15
14
13
12
11
10
9
8
Reserved
Type/Reset
7
6
5
4
3
2
1
0
Reserved
ADISRC
ADISRG
ADISRS
Type/Reset
RO 0 RO 0 RO 0
Bits
Field
Descriptions
[24]
ADISRO
ADC Data Register Overwrite Interrupt Status
0: ADC data register overwrite interrupt does not occur or the data register
overwrite interrupt is disabled
1: ADC data register overwrite interrupt occurs as the data register overwrite
interrupt is enabled
[17]
ADISRU
ADC Watchdog Upper Threshold Interrupt Status
0: ADC watchdog upper threshold interrupt does not occur or the watchdog upper
threshold interrupt is disabled
1: ADC watchdog upper threshold interrupt occurs as the watchdog upper
threshold interrupt is enabled
[16]
ADISRL
ADC Watchdog Lower Threshold Interrupt Status
0: ADC watchdog lower threshold interrupt does not occur or the watchdog lower
threshold interrupt is disabled
1: ADC watchdog lower threshold interrupt occurs as the watchdog lower
threshold interrupt is enabled
[2]
ADISRC
ADC Cycle EOC Interrupt Status
0: ADC cycle end of conversion interrupt does not occur or the cycle end of
conversion interrupt is disabled
1: ADC cycle end of conversion interrupt occurs as the cycle end of conversion
interrupt is enabled
[1]
ADISRG
ADC Subgroup EOC Interrupt Status
0: ADC subgroup end of conversion interrupt does not occur or the subgroup end
of conversion interrupt is disabled
1: ADC subgroup end of conversion interrupt occurs as the subgroup end of
conversion interrupt is enabled
[0]
ADISRS
ADC Single EOC Interrupt Status
0: ADC single end of conversion interrupt does not occur or the single end of
conversion interrupt is disabled
1: ADC single end of conversion interrupt occurs as the single end of conversion
interrupt is enabled