
Rev. 1.00
357 of 576
January 28, 2022
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F54231/HT32F54241/HT32F54243/HT32F54253
15 Motor Control T
imer (MCTM)
15 Motor Control T
imer (MCTM)
Bits
Field
Descriptions
[6]
CH2OCF
Channel 2 Over-capture Flag
This flag is set by hardware and cleared by software.
0: No over-capture event is detected
1: Capture event occurs again when the CH2CCIF bit is already set and it is not
cleared yet by software
[5]
CH1OCF
Channel 1 Over-capture Flag
This flag is set by hardware and cleared by software.
0: No over-capture event is detected
1: Capture event occurs again when the CH1CCIF bit is already set and it is not
cleared yet by software
[4]
CH0OCF
Channel 0 Over-capture Flag
This flag is set by hardware and cleared by software.
0: No over-capture event is detected
1: Capture event occurs again when the CH0CCIF bit is already set and it is not
yet cleared by software
[3]
CH3CCIF
Channel 3 Capture/Compare Interrupt Flag
- Channel 3 is configured as an output
0: No match event occurs
1: The contents of the counter CNTR have matched the contents of the CH3CCR
register
This flag is set by hardware when the counter value matches the CH3CCR value
with exception in the center-aligned counting mode. It is cleared by software.
- Channel 3 is configured as an input
0: No input capture occurs
1: Input capture occurs
This bit is set by hardware when a capture event occurs. It is cleared by software or
by reading the CH3CCR register
[2]
CH2CCIF
Channel 2 Capture/Compare Interrupt Flag
- Channel 2 is configured as an output
0: No match event occurs
1: The contents of the counter CNTR have matched the contents of the CH2CCR
register
This flag is set by hardware when the counter value matches the CH2CCR value
with exception in the center-aligned counting mode. It is cleared by software.
- Channel 2 is configured as an input
0: No input capture occurs
1: Input capture occurs
This bit is set by hardware on a capture event. It is cleared by software or by reading
the CH2CCR register.
[1]
CH1CCIF
Channel 1 Capture/Compare Interrupt Flag
- Channel 1 is configured as an output
0: No match event occurs
1: The contents of the counter CNTR have matched the contents of the CH1CCR
register
This flag is set by hardware when the counter value matches the CH1CCR value
with exception in the center-aligned counting mode. It is cleared by software.
- Channel 1 is configured as an input
0: No input capture occurs
1: Input capture occurs
This bit is set by hardware on a capture event. It is cleared by software or by reading
the CH1CCR register.