Rev. 1.10
204
October 23, 2020
Rev. 1.10
205
October 23, 2020
BC66F5652
2.4GHz RF Transceiver A/D Flash MCU
BC66F5652
2.4GHz RF Transceiver A/D Flash MCU
• P4B0: Pipe4 Sync Word Control Register
Bit
7
6
5
4
3
2
1
0
Name
P4B0[7:0]
R/W
R/W
Reset
1
1
0
0
0
1
0
1
Bit 7~0
P4B0[7:0]
: Receive address (sync word) LSByte in Pipe 4. MSBytes is equal to
P1_SYNC[39:8].
• P5B0: Pipe5 Sync Word Control Register
Bit
7
6
5
4
3
2
1
0
Name
P5B0[7:
0
]
R/W
R/W
Reset
1
1
0
0
0
1
1
0
Bit 7~0
P5B0[7:0]
: Receive address (sync word) LSByte in Pipe 5. MSBytes is equal to
P1_SYNC[39:8].
• PEN: Pipe Enable Control Register
Bit
7
6
5
4
3
2
1
0
Name
—
—
P5ACTIVE P4ACTIVE P3ACTIVE P2ACTIVE P1ACTIVE P0ACTIVE
R/W
—
—
R/W
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
1
1
Bit 7~6
Reserved, must be kept unchanged after power on
Bit 5~0
P5ACTIVE~P0ACTIVE
: Pipe 5 ~ Pipe 0 active control
PnACTIVE=0: Pipe not active
PnACTIVE=1: Pipe active
• XO1: XO Control Register 1
Bit
7
6
5
4
3
2
1
0
Name
—
—
XO_IL
XO_TRIM[4:0]
R/W
—
—
R/W
R/W
Reset
0
0
0
1
0
0
0
0
Bit 7~6
Reserved, must be kept unchanged after power on
Bit 5
XO_IL
: Crystal oscillator low current mode enable
0: Disable
1: Enable
Bit 4~0
XO_TRIM[4:0]
: Trim value for the internal capacitor load for the crystal
Bank 1 Control Register
All control registers will be set to their initial value by power-on reset (POR).
Addr
Name
Bit
7
6
5
4
3
2
1
0
25h
RSV1
Reserved
26h
RSV2
Reserved
27h
RSV3
Reserved
Note: The addresses which are not listed in this table are reserved for future use, it is suggested not
to change their initial values by any methods.