Rev. 1.10
174
October 23, 2020
Rev. 1.10
175
October 23, 2020
BC66F5652
2.4GHz RF Transceiver A/D Flash MCU
BC66F5652
2.4GHz RF Transceiver A/D Flash MCU
signal output can have a value of V
DD
or a V
BIAS
value of (1/3)×V
DD
.
The SCOMm waveform is controlled by the application program using the FRAME bit in the
SLCDC0 register and the corresponding pin-shared I/O data bit for the respective SCOMm pin to
determine whether the SCOMm output has a value of V
DD
, V
SS
or V
BIAS
. The SSEGn waveform is
controlled in a similar way using the FRAME bit and the corresponding pin-shared I/O data bit for
the respective SSEGn pin to determine whether the SSEGn output has a value of V
DD
, V
SS
or V
BIAS
.
The accompanying waveform diagram shows a typical 1/3 bias LCD waveform generated using the
application program together with the LCD voltage select circuit. Note that the depiction of a “1”
in the diagram illustrates an illuminated LCD pixel. The COM signal polarity generated on pins
SCOM0~SCOM17, whether “0” or “1”, are generated using the corresponding pin-shared I/O data
register bit.
COM0
V
DD
(2/3) V
DD
(1/3) V
DD
V
SS
V
DD
(2/3) V
DD
(1/3) V
DD
V
SS
COM1
COM2
V
DD
(2/3) V
DD
(1/3) V
DD
V
SS
V
DD
(2/3) V
DD
(1/3) V
DD
V
SS
COM3
V
DD
(2/3) V
DD
(1/3) V
DD
V
SS
SEG0
V
DD
(2/3) V
DD
(1/3) V
DD
V
SS
SEG1
Frame 0
Frame 1
Frame 0
Frame 1
Frame 0
Frame 0
1
0
0
0
1
0
0
0
1
0
0
0
1
0
0
0
1
0
0
0
1
0
0
0
1
0
0
0
0
0
1
0
1
0
0
0
0
0
1
0
1
0
0
0
0
1
0
0
1
0
0
0
0
1
0
0
1
0
0
0
0
1
0
0
1
0
0
0
1
0
0
0
1
0
0
0
1
0
0
0
1
0
0
0
1
0
0
0
1
0
0
0
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
1
1
0
1
1
1
0
1
1
1
0
1
1
1
0
1
1
1
0
1
1
1
Note: The logical values shown in the above diagram are the corresponding pin-shared I/O data bit value.
1/3 Bias LCD Waveform – 4-COM & 2-SEG Application
LCD Control Registers
The LCD SCOM and SSEG driver enables a range of selections to be provided to suit the
requirement of the LCD panel which is being used. The bias resistor choice is implemented using the
ISEL1 and ISEL0 bits in the SLCDC0 register. All SCOM and SSEG pins are pin-shared with I/O
pins and selected as SCOM and SSEG pins using the corresponding pin function selection bits in the
SLCDS0~SLCDS2 registers respectively.