Rev. 1.10
194
October 23, 2020
Rev. 1.10
195
October 23, 2020
BC66F5652
2.4GHz RF Transceiver A/D Flash MCU
BC66F5652
2.4GHz RF Transceiver A/D Flash MCU
Bit 5
XCLK_RDY
: XCLK clock ready flag (ready only)
0: Not ready
1: Ready
This bit is used to indicate whether the XCLK debounce counter is full and XCLK is
ready for operation. Note that when exiting the Deep Sleep state, this flag may need
a certain period before being set high. This bit will be automatically cleared to zero
when XCLK_EN=0, when RSTLL=1, when power on reset occurs or when a software
reset command, a Deep Sleep command or a Middle Sleep command is received.
Bit 4
XCLK_EN
: XCLK clock enable
0: Disable
1: Enable
Setting this bit high will enable the XCLK path to the baseband block while clearing
this bit to zero can save power if required. The XCLK clock should be enabled when
writing data to the FIFO.
Bit 3~2
FSYCK_DIV[1:0]
: FSYCK clock selection
00: 1/1 XCLK
01: 1/2 XCLK
10: 1/4 XCLK
11: 1/8 XCLK
Bit 1
FSYCK_EN
: FSYCK clock enable
0: Disable
1: Enable
Bit 0
RSTLL
: Low voltage (1.2V) logic reset control
0: Release reset
1: Reset
• MASK: Mask Control Register
Bit
7
6
5
4
3
2
1
0
Name
—
MASK_
RX
MASK_
TX
MASK_
MAX_RT
—
—
—
PRM_RX
R/W
—
R/W
R/W
R/W
—
—
—
R/W
Reset
0
0
0
0
0
0
0
0
Bit 7
Reserved, must be kept unchanged after power on
Bit 6
MASK_RX
: Mask RX_DR interrupt
0: Enable RX_DR interrupt
1: Mask RX_DR interrupt
Bit 5
MASK_TX
: Mask TX_DS interrupt
0: Enable TX_DS interrupt
1: Mask TX_DS interrupt
Bit 4
MASK_MAX_RT
: Mask MAX_RT interrupt
0: Enable MAX_RT interrupt
1: Mask MAX_RT interrupt
Bit 3~1
Reserved, must be kept unchanged after power on
Bit 0
PRM_RX
: PTX or PRX device setting
0: PTX device
1: PRX device