![GigaDevice Semiconductor GD32F403 Series User Manual Download Page 385](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f403-series/gd32f403-series_user-manual_2225803385.webp)
GD32F403xx User Manual
385
4’b0001
2
f
CK_TIMER
4’b0010
4
4’b0011
8
4’b0100
6
f
DTS
/2
4’b0101
8
4’b0110
6
f
DTS
/4
4’b0111
8
4’b1000
6
f
DTS
/8
4’b1001
8
4’b1010
5
f
DTS
/16
4’b1011
6
4’b1100
8
4’b1101
5
f
DTS
/32
4’b1110
6
4’b1111
8
3:2
CH0CAPPSC[1:0]
Channel 0 input capture prescaler
This bit-field specifies the factor of the prescaler on channel 0 input. The prescaler
is reset when CH0EN bit in TIMERx_CHCTL2 register is clear.
00: Prescaler disable, input capture occurs on every channel input edge
01: The input capture occurs on every 2 channel input edges
10: The input capture occurs on every 4 channel input edges
11: The input capture occurs on every 8 channel input edges
1:0
CH0MS[1:0]
Channel 0 mode selection
Same as output compare mode
Channel control register 2 (TIMERx_CHCTL2)
Address offset: 0x20
Reset value: 0x0000
This register can be accessed by half-word (16-bit) or word(32-bit)
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved..
CH0NP Reserved
CH0P
CH0EN
rw
rw
rw
Bits
Fields
Descriptions
15:4
Reserved
Must be kept at reset value.
3
CH0NP
Channel 0 complementary output polarity
When channel 0 is configured in output mode, this bit specifies the complementary
output signal polarity.
0: Channel 0 complementary output high level is active level
1: Channel 0 complementary output low level is active level