GD32F403xx User Manual
573
Bit Position
Bit Name
Reference Setting Value
19-16
BUSLAT
Time between EXMC_NE[x] rising edge to
EXMC_NE[x] falling edge
15-8
DSET
Depends on memory and user (DSET+3 HCLK for
read)
7-4
AHLD
No effect
3-0
ASET
Depends on memory and user
EXMC_SNWTCFGx(Write)
31-30
Reserved
0x0
29-28
WASYNCMOD
0x0
27-20
Reserved
0x00
19-16
WBUSLAT
Time between EXMC_NE[x] rising edge to
EXMC_NE[x] falling edge
15-8
WDSET
Depends on memory and user (WDSET+1 HCLK for
write)
7-4
WAHLD
0x0
3-0
WASET
Depends on memory and user
Mode 2/B - NOR Flash
Figure 21-10. Mode 2/B read access
Address
(EXMC_A[25:0])
Address Valid
(EXMC_NADV)
Chip Enable
(EXMC_NEx)
Output Enable
(EXMC_NOE)
Write Enable
(EXMC_NWE)
Data
(EXMC_D[15:0])
Memory Output
Address Setup Time
(ASET+1 HCLK)
Data Setup Time
(DSET+1 HCLK)
2 HCLK