
GD32F403xx User Manual
23
List of Table
Table 1-1. The interconnection relationship of the AHB interconnect matrix
.................................
Table 1-2. Memory map of GD32F403xx devices
.........................................................................
Table 2-1. GD32F403xx base address and size for flash memory
.................................................
Table 3-1. Power saving mode summary
....................................................................................
Table 5-1. Clock output 0 source select
......................................................................................
Table 5-2. 1.2V domain voltage selected in deep-sleep mode
......................................................
Table 7-1. NVIC exception types in Cortex-M4
..........................................................................
Table 7-2. Interrupt vector table
...............................................................................................
Table 8-1. GPIO configuration table
.........................................................................................
Table 8-2. Debug interface signals
...........................................................................................
Table 8-3. Debug port mapping and Pin availability
..................................................................
Table 8-4. ADC0/ADC1 external trigger rountine conversion AF remapping
Table 8-5. TIMERx alternate function remapping
......................................................................
Table 8-6. TIMER4 alternate function remapping
...................................................................
Table 8-7. USART alternate function remapping
.......................................................................
Table 8-8. I2C0 alternate function remapping
...........................................................................
Table 8-9. SPI/I2S alternate function remapping
.......................................................................
Table 8-10. CAN alternate function remapping
.........................................................................
Table 8-11. ENET alternate function remapping
........................................................................
Table 8-12. CTC alternate function remapping
..........................................................................
Table 8-13. OSC32 pins configuration
......................................................................................
Table 8-14. OSC pins configuration
.........................................................................................
Table 10-1. DMA transfer operation
.........................................................................................
....................................................................................................
Table 10-3. DMA0 requests for each channel
............................................................................
Table 10-4. DMA1 requests for each channel
............................................................................
Table 12-1. ADC internal input signals
.....................................................................................
Table 12-2. ADC input pins definition
.......................................................................................
Table 12-3. External trigger source for ADC0 and ADC1
............................................................
Table 12-4. External trigger source for ADC2
............................................................................
timings depending on resolution
....................................................................
Table 12-6. Maximum output results vs N and M Grayed values indicates truncation
Table 12-7. ADC sync mode table
............................................................................................
Table 13-1. DAC I/O description
...............................................................................................
Table 13-2. External triggers of DAC
........................................................................................
Table 14-1. Min/max FWDGT timeout period at 40 kHz (IRC40K)
................................................
Table 14-2. Min/max timeout value at 84 MHz (f
.................................................................