GD32F403xx User Manual
20
Figure 19-27. MSB justified standard timing diagram (DTLEN=01, CHLEN=1, CKPL=0)
Figure 19-28. MSB justified standard timing diagram (DTLEN=01, CHLEN=1, CKPL=1)
Figure 19-29. MSB justified standard timing diagram (DTLEN=00, CHLEN=1, CKPL=0)
Figure 19-30. MSB justified standard timing diagram (DTLEN=00, CHLEN=1, CKPL=1)
Figure 19-31. LSB justified standard timing diagram (DTLEN=01, CHLEN=1, CKPL=0)
Figure 19-32. LSB justified standard timing diagram (DTLEN=01, CHLEN=1, CKPL=1)
Figure 19-33. LSB justified standard timing diagram (DTLEN=00, CHLEN=1, CKPL=0)
Figure 19-34. LSB justified standard timing diagram (DTLEN=00, CHLEN=1, CKPL=1)
Figure 19-35. PCM standard short frame synchronization mode timing diagram (DTLEN=00,
Figure 19-36. PCM standard short frame synchronization mode timing diagram (DTLEN=00,
Figure 19-37. PCM standard short frame synchronization mode timing diagram (DTLEN=10,
Figure 19-38. PCM standard short frame synchronization mode timing diagram (DTLEN=10,
Figure 19-39. PCM standard short frame synchronization mode timing diagram (DTLEN=01,
Figure19-40. PCM standard short frame synchronization mode timing diagram (DTLEN=01,
Figure 19-41. PCM standard short frame synchronization mode timing diagram (DTLEN=00,
Figure 19-42. PCM standard short frame synchronization mode timing diagram (DTLEN=00,
Figure 19-43. PCM standard long frame synchronization mode timing diagram (DTLEN=00,
Figure19-44. PCM standard long frame synchronization mode timing diagram (DTLEN=00,
Figure 19-45. PCM standard long frame synchronization mode timing diagram (DTLEN=10,
Figure 19-46. PCM standard long frame synchronization mode timing diagram (DTLEN= 10,
Figure 19-47. PCM standard long frame synchronization mode timing diagram (DTLEN=01,
Figure 19-48. PCM standard long frame synchronization mode timing diagram (DTLEN=01,
Figure 19-49. PCM standard long frame synchronization mode timing diagram (DTLEN=00,
Figure 19-50. PCM standard long frame synchronization mode timing diagram (DTLEN=00,
Figure 19-51. Block diagram of I2S clock generator
..................................................................
Figure 19-52. I2S initialization sequence
..................................................................................
Figure 19-53. I2S master reception disabling sequence
............................................................
Figure 20-1. SDIO “no response” and “no data” operations