
GD32F403xx User Manual
21
Figure 20-2. SDIO multiple blocks read operation
.....................................................................
Figure 20-3. SDIO multiple blocks write operation
....................................................................
Figure 20-4. SDIO sequential read operation
............................................................................
Figure 20-5. SDIO sequential write operation
...........................................................................
Figure 20-6. SDIO block diagram
.............................................................................................
Figure 20-7. Command Token Format
......................................................................................
Figure 20-8. Response Token Format
......................................................................................
Figure 20-9. 1-bit data bus width
.............................................................................................
Figure 20-10. 4-bit data bus width
............................................................................................
Figure 20-11. 8-bit data bus width
............................................................................................
Figure 20-12. Read wait control by stopping SDIO_CLK
............................................................
Figure 20-13. Read wait operation using SDIO_DAT[2]
..............................................................
Figure 20-14. Function2 read cycle inserted during function1 multiple read cycle
Figure 20-15. Read Interrupt cycle timing
.................................................................................
Figure 20-16. Write interrupt cycle timing
.................................................................................
Figure 20-17. Multiple block 4-Bit read interrupt cycle timing
....................................................
Figure 20-18. Multiple block 4-Bit write interrupt cycle timing
....................................................
Figure 20-19. The operation for command completion disable signal
.........................................
Figure 21-1. The EXMC block diagram
.....................................................................................
Figure 21-2. EXMC memory banks
...........................................................................................
Figure 21-3. Four regions of bank0 address mapping
...............................................................
Figure 21-4. NAND/PC Card address mapping
..........................................................................
Figure 21-5. Diagram of bank1 common space
.........................................................................
Figure 21-6. Mode 1 read access
.............................................................................................
Figure 21-7. Mode 1 write access
............................................................................................
Figure 21-8. Mode A read access
.............................................................................................
Figure 21-9. Mode A write access
............................................................................................
Figure 21-10. Mode 2/B read access
........................................................................................
Figure 21-11. Mode 2 write access
...........................................................................................
Figure 21-12. Mode B write access
..........................................................................................
Figure 21-13. Mode C read access
...........................................................................................
Figure 21-14. Mode C write access
..........................................................................................
Figure 21-15. Mode D read access
...........................................................................................
Figure 21-16. Mode D write access
..........................................................................................
Figure 21-17. Multiplex mode read access
...............................................................................
Figure 21-18. Multiplex mode write access
...............................................................................
Figure 21-19. Read access timing diagram under async-wait signal assertion
Figure 21-20. Write access timing diagram under async-wait signal assertion
Figure 21-21. Read timing of synchronous multiplexed burst mode
...........................................
Figure 21-22. Write timing of synchronous multiplexed burst mode
...........................................
Figure 21-23. Access timing of common memory space of PC Card Controller
Figure 21-24. Access to none "NCE
.....................................................
Figure 22-1. CAN module block diagram
..................................................................................
Figure 22-2. Transmission register
..........................................................................................