GD32F403xx User Manual
112
14
IRC48MSTBIE
Internal 48 MHz RC oscillator stabilization interrupt enable
Set and reset by software to enable/disable the IRC48M stabilization interrupt
0: Disable the IRC48M stabilization interrupt
1: Enable the IRC48M stabilization interrupt
13:7
Reserved
Must be kept at reset value.
6
IRC48MSTBIF
IRC48M stabilization interrupt flag
Set by hardware when the Internal 48 MHz RC oscillator clock is stable and the
IRC48MSTBIE bit is set.
Reset by software when setting the IRC48MSTBIC bit.
0: No IRC48M stabilization interrupt generated
1: IRC48M stabilization interrupt generated
5:0
Reserved
Must be kept at reset value.
5.3.16.
APB1 additional reset register (RCU_ADDAPB1RST)
Address offset: 0xE0
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
CTC
RST
Reserved
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
Bits
Fields
Descriptions
31:28
Reserved
Must be kept at reset value.
27
CTCRST
CTC reset
This bit is set and reset by software.
0: No reset
1: Reset CTC
26:0
Reserved
Must be kept at reset value.
5.3.17.
APB1 additional enable register (RCU_ADDAPB1EN)
Address offset:
0xE4
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16