GD32F403xx User Manual
252
16.
Timers(TIMERx)
Table 16-1. Timers (TIMERx) are divided into five sorts
TIMER
TIMER0/7
TIMER2~3
TIMER8/11
TIMER9/10/12/13
TIMER5/6
TYPE
Advanced
General-L0
General-L1
General-L2
Basic
Prescaler
16-bit
16-bit
16-bit
16-bit
16-bit
Counter
16-bit
16-bit
16-bit
16-bit
16-bit
Count mode
UP,DOWN,
Center-aligned
UP,DOWN,
Center-aligned
UP ONLY
UP ONLY
UP ONLY
Repetition
●
×
×
×
×
CH Capture/
Compare
4
4
2
1
0
Complementary
& Dead-time
●
×
×
×
×
Break
●
×
×
×
×
Single Pulse
●
●
●
×
●
Quadrature
Decoder
●
●
×
×
×
Master-slave
management
●
●
●
×
×
Inter
connection
●
(1)
●
(2)
●
(3)
×
TRGO TO
DAC
DMA
●
●
×
×
●
(4)
Debug Mode
●
●
●
●
●
(1)
TIMER0
ITI0:
Reserved
ITI1:
Reserved
ITI2:
TIMER2_TRGO
ITI3:
TIMER3_TRGO
TIMER7
ITI0:
TIMER0_TRGO
ITI1:
Reserved
ITI2:
TIMER3_TRGO
ITI3:
Reserved
(2)
TIMER2
ITI0:
TIMER0_TRGO
ITI1:
Reserved
ITI2:
Reserved
ITI3:
TIMER3_TRGO
TIMER3
ITI0:
TIMER0_TRGO
ITI1:
Reserved
ITI2:
TIMER2_TRGO
ITI3:
TIMER7_TRGO
(3)
TIMER8
ITI0:
Reserved
ITI1:
TIMER2_TRGO
ITI2:
TIMER9_TRGO
ITI3:
TIMER10_ TRGO
TIMER11
ITI0:
TIMER3_TRGO
ITI1:
Reserved
ITI2:
TIMER12_TRGO
ITI3:
TIMER13_ TRGO
(4)
Only update events will generate DMA request. Note that TIMER5/6 do not have DMA configuration
registers.