GD32F403xx User Manual
671
C
ID
[1
5
:0
]
rw
Bits
Fields
Descriptions
31:0
CID
Core ID
Software can write or read this field and uses this field as a unique ID for its
application
Host periodic transmit FIFO length register (USBFS_HPTFLEN)
Address offset: 0x0100
Reset value: 0x0200 0600
This register has to be accessed by word 32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
H
P
T
X
F
D
[1
5
:0
]
r/rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
H
P
T
X
F
S
A
R
[1
5
:0
]
r/rw
Bits
Fields
Descriptions
31:16
HPTXFD[15:0]
Host Periodic Tx FIFO depth
In terms of 32-bit words.
1≤HPTXFD≤1024
15:0
HPTXFSAR[15:0]
Host periodic Tx FIFO RAM start address
The start address for host periodic transmit FIFO RAM is in term of 32-bit words.
Device IN endpoint transmit FIFO length register (USBFS_DIEPxTFLEN) (x =
1..3, where x is the FIFO_number)
Address offset: (FIFO_number
– 1) × 0x04
Reset value: 0x0200 0400
This register has to be accessed by word (32-bit)