GD32F403xx User Manual
653
Note:
Only accessible in device mode.
0
SRPS
SRP success
This bit is set by the core when SRP succeeds, and this bit is cleared when
SRPREQ bit is set.
0: SRP fails
1: SRP succeeds
Note:
Only accessible in device mode.
Global OTG interrupt flag register (USBFS_GOTGINTF)
Address offset: 0x0004
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
e
se
rve
d
DF
A
D
T
O
H
N
P
D
E
T
R
e
se
rve
d
rc_w1
rc_w1
rc_w1
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
e
se
rve
d
H
N
P
E
N
D
S
R
P
E
N
D
R
e
se
rve
d
S
E
S
E
N
D
R
e
se
rve
d
rc_w1
rc_w1
rc_w1
Bits
Fields
Descriptions
31:20
Reserved
Must be kept at reset value.
19
DF
Debounce finish
Set by USBFS when the debounce during device connection is done.
Note:
Only accessible in host mode.
18
ADTO
A-Device timeout
Set by USBFS when the A-
Device’s waiting for a B-Device’ connection has timed
out.
Note:
Accessible in both device and host modes.
17
HNPDET
Host negotiation request detected
Set by USBFS when A-Device detects a HNP request.
Note:
Accessible in both device and host modes.
16:10
Reserved
Must be kept at reset value.
9
HNPEND
HNP end