GD32F403xx User Manual
477
synchronization mode and the long frame synchronization mode are available and
configurable using the PCMSMOD bit in the SPI_I2SCTL register. The SPI_DATA register is
handled in the exactly same way as that for I2S Phillips standard. The timing diagrams for
each configuration of the short frame synchronization mode are shown below.
Figure 19-35. PCM standard short frame synchronization mode timing diagram
(DTLEN=00, CHLEN=0, CKPL=0)
I2S_CK
I2S_SD
16-bit data
MSB
I2S_WS
MSB
LSB
frame 1
frame 2
Figure 19-36. PCM standard short frame synchronization mode timing diagram
(DTLEN=00, CHLEN=0, CKPL=1)
I2S_CK
I2S_SD
16-bit data
MSB
I2S_WS
MSB
LSB
frame 1
frame 2
Figure 19-37. PCM standard short frame synchronization mode timing diagram
(DTLEN=10, CHLEN=1, CKPL=0)
I2S_CK
I2S_SD
32-bit data
MSB
I2S_WS
MSB
LSB
frame 1
frame 2
Figure 19-38. PCM standard short frame synchronization mode timing diagram
(DTLEN=10, CHLEN=1, CKPL=1)
I2S_CK
I2S_SD
32-bit data
MSB
I2S_WS
MSB
LSB
frame 1
frame 2
Figure 19-39. PCM standard short frame synchronization mode timing diagram
(DTLEN=01, CHLEN=1, CKPL=0)
I2S_CK
I2S_SD
24-bit data
MSB
I2S_WS
MSB
frame 1
frame 2
8-bit 0