
GD32F403xx User Manual
110
5.3.13.
Deep-sleep mode voltage register (RCU_DSV)
Address offset: 0x34
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
DSLPVS[2:0]
rw
Bits
Fields
Descriptions
31:3
Reserved
Must be kept at reset value.
2:0
DSLPVS[2:0]
Deep-sleep mode voltage select
These bits are set and reset by software.
000: The core voltage is default value in Deep-sleep mode
001: The core voltage is (default value-0.1)V in Deep-sleep mode(customers are
not recommended to use it)
010: The core voltage is (default value-0.2)V in Deep-sleep mode(customers are
not recommended to use it)
011: The core voltage is (default value-0.3)V in Deep-sleep mode(customers are
not recommended to use it)
1xx: Reserved
5.3.14.
Additional clock control register (RCU_ADDCTL)
Address offset: 0xC0
Reset value: 0x8000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
IRC48MCALIB[7:0]
Reserved
IRC48MS
TB
IRC48ME
N
r
r
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CK48MS
EL
rw
Bits
Fields
Descriptions
31:24
IRC48MCALIB [7:0]
Internal 48MHz RC oscillator calibration value register