GD32F403xx User Manual
329
110: Event mode. A rising edge of the trigger input enables the counter.
111: External clock mode0. The counter counts on the rising edges of the selected
trigger.
DMA and interrupt enable register (TIMERx_DMAINTEN)
Address offset: 0x0C
Reset value: 0x0000
This register can be accessed by half-word (16-bit) or word (32-bit)
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved TRGDEN Reserved CH3DEN CH2DEN CH1DEN CH0DEN UPDEN Reserved
TRGIE Reserved
CH3IE
CH2IE
CH1IE
CH0IE
UPIE
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
15
Reserved
Must be kept at reset value.
14
TRGDEN
Trigger DMA request enable
0: disabled
1: enabled
13
Reserved
Must be kept at reset value.
12
CH3DEN
Channel 3 capture/compare DMA request enable
0: disabled
1: enabled
11
CH2DEN
Channel 2 capture/compare DMA request enable
0: disabled
1: enabled
10
CH1DEN
Channel 1 capture/compare DMA request enable
0: disabled
1: enabled
9
CH0DEN
Channel 0 capture/compare DMA request enable
0: disabled
1: enabled
8
UPDEN
Update DMA request enable
0: disabled
1: enabled
7
Reserved
Must be kept at reset value.
6
TRGIE
Trigger interrupt enable
0: disabled