GD32F403xx User Manual
586
EXMC Pin
Direction
Functional description
EXMC_NOE(NR
E)
Output
Output enable
EXMC_NWE
Output
Write enable
EXMC_NWAIT/
EXMC_INT[x]
Input
NAND Flash ready/busy input signal to the EXMC, x=1, 2
Table 21-15. 16-bit PC Card interface signal
EXMC Pin
Direction
Functional description
EXMC_A[10:0]
Output
Address bus of PC Card
EXMC_NIOS16
Input
Only for 16-bit I/O space data transmission width (Must be
shorted to GND)
EXMC_NIORD
Output
I/O space read enable
EXMC_NIOWR
Output
I/O space write enable
EXMC_NREG
Output
Register signal indicating if access is in Common space
or Attribute space
EXMC_D[15:0]
Input /Output
Bidirectional data bus
EXMC_NCE3_x
Output
Chip select(x=0,1)
EXMC_NOE
Output
Output enable
EXMC_NWE
Output
Write enable
EXMC_NWAIT
Input
PC Card wait input signal to the EXMC
EXMC_INTR
Input
PC Card interrupt input signal
EXMC_CD
Input
PC Card presence detection. Active high.
Supported memory access mode
Table 21-16. Bank1/2/3 of EXMC support the memory and access mode
Memory
Mode
R/W
AHB transaction size
Comments
8-bit
NAND
Async
R
8
Async
W
8
Async
R
16
Automatically split into 2 EXMC
accesses
Async
W
16
Async
R
32
Automatically split into 4 EXMC
accesses
Async
W
32
16-bit
NAND/PC Card
Async
R
8
Async
W
8
Not support this operation
Async
R
16
Async
W
16
Async
R
32
Automatically split into 2 EXMC
accesses
Async
W
32
NAND Flash or PC Card controller timing
EXMC can generate the appropriate signal timing f or NAND Flash, PC Cards and other