
GD32F403xx User Manual
189
16
I2C1_HOLD
I2C1 hold bit
This bit is set and reset by software
0: no effect
1: hold the I2C1 SMBUS timeout for debug when core halted
15
I2C0_HOLD
I2C0 hold bit
This bit is set and reset by software
0: no effect
1: hold the I2C0 SMBUS timeout for debug when core halted
14
CAN0_HOLD
CAN0 hold bit
This bit is set and reset by software
0: no effect
1: the receive register of CAN0 stops receiving data when core halted
13
TIMER3_HOLD
TIMER 3 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER 3 counter for debug when core halted
12
TIMER2_HOLD
TIMER 2 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER 2 counter for debug when core halted
11
Reserved
Must be kept at reset value.
10
TIMER0_HOLD
TIMER 0 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER 0 counter for debug when core halted
9
WWDGT_HOLD
WWDGT hold bit
This bit is set and reset by software
0: no effect
1: hold the WWDGT counter clock for debug when core halted
8
FWDGT_HOLD
FWDGT hold bit
This bit is set and reset by software
0: no effect
1: hold the FWDGT counter clock for debug when core halted
7:6
Reserved
Must be kept at reset value.
5
TRACE_IOEN
Trace pin allocation enable
This bit is set and reset by software
0: Trace pin allocation disable
1: Trace pin allocation enable