GD32F403xx User Manual
357
Figure 16-57. Single pulse mode TIMERx_CHxCV = 4 TIMERx_CAR=99
TIMER_CK
(PSC_CLK)
CEN
CNT_REG
0
1
2
3
4
5
.
98
99
00
OxCPRE
CI1
Under SPM, counter stop
Timers interconnection
Ref er to
Advanced timer (TIMERx, x=0, 7)
.
Timer debug mode
When the Cortex
®
-M4 halted, and the TIMERx_HOLD configuration bit in DBG_CTL0 register
set to 1, the TIMERx counter stops.