GD32F403xx User Manual
186
When SLP_HOLD bit in DBG control register 0 (DBG_CTL0) is set and entering the sleep
mode, the clock of AHB bus for CPU is not closed, and the debugger can debug in sleep
mode.
11.3.2.
Debug support for TIMER, I2C, WWDGT, FWDGT and CAN
When the core halted and the corresponding bit in DBG control register 1 (DBG_CTL0) is set,
the following behaved.
For TIMER, the timer counters stopped and hold for debug.
For I2C, SMBUS timeout hold for debug.
For WWDGT or FWDGT, the counter clock stopped for debug.
For CAN, the receive register stopped counting for debug.