
GD32F403xx User Manual
693
R
e
se
rve
d
IE
P
T
X
F
E
IE
[3
:0
]
rw
Bits
Fields
Descriptions
31:4
Reserved
Must be kept at reset value.
3:0
IEPTXFEIE[3:0] IN endpoint Tx FIFO empty interrupt enable bits
This field controls whether the TXFE bits in USBFS_DIEPxINTF registers are able to
generate an endpoint interrupt bit in USBFS_DAEPINT register.
Bit 0 for IN endpoint 0, bit 3 for IN endpoint 3
0: Disable FIFO empty interrupt
1: Enable FIFO empty interrupt
Device IN endpoint 0 control register (USBFS_DIEP0CTL)
Address offset: 0x0900
Reset value: 0x0000 8000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
EPEN
EPD
R
e
se
rve
d
S
N
A
K
C
N
A
K
T
X
F
N
U
M
[3
:0
]
S
T
A
L
L
R
e
se
rve
d
E
P
T
Y
P
E
[1
:0
]
N
A
K
S
R
e
se
rve
d
rs
rs
w
w
rw
rs
r
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
E
P
A
C
T
R
e
se
rve
d
M
P
L
[1
:0
]
r
rw
Bits
Fields
Descriptions
31
EPEN
Endpoint enable
Set by the application and cleared by USBFS.
0: Endpoint disabled
1: Endpoint enabled
Software should follow the operation guide to disable or enable an endpoint.
30
EPD
Endpoint disable
Software can set this bit to disable the endpoint. Software should following the
operation guide to disable or enable an endpoint.