![Dini Group DN9002K10PCI User Manual Download Page 68](http://html1.mh-extra.com/html/dini-group/dn9002k10pci/dn9002k10pci_user-manual_2505740068.webp)
H A R D W A R E
FPGA_COMMUNICATION DF39
Disables Main Bus interface
TEMP_SENSOR_A
DF50
Temperature of FPGA A
TEMP_SENSOR_B
DF51
Temperature of FPGA B
SERIAL_NUMBER DFFA
BOARD_TYPE DFFE
3.5.1
Undocumented controls
Most of the accessible registers to control board function (used by the AETest_usb and USB
Controller programs) are not documented in the table above. This is because we do not
anticipate a need for customer use. If there are board features that are accessible through USB
Controller or AETEST programs that you feel you need access to in your own PCI or USB
applications, contact
and we will provide details on using the interface
you require. A list of these features is provided below
G0, G1, G2 frequencies below 31 MHz
Single-step clocking on G0, G1, G2 clock networks.
Zero-Delay Daughtercard clock network
External clock source selection
Readback of G0, G1, G2 frequency measurements
MainBus error counter
3.6
Firmware
A Spartan 3 FPGA and a Cypress micro controller control the configuration circuitry. The
programming data for the FPGA is stored on a flash device, and the code for the micro
controller is stored on a separate flash device. The instructions for updating the firmware are
given in the software section. The flash that stores the Spartan FPGA programming information
is made available via a JTAG header, which can be used with the Xilinx program impact. The
Dini Group does not recommend doing any sort of development on this FPGA, because if you
add custom code, you will not be able to use firmware updates from Dini Group without
merging it with your custom code.
DN9002K10PCI User Guide
www.dinigroup.com
58
Summary of Contents for DN9002K10PCI
Page 1: ...LOGIC Emulation Source UserGuide DN9002K10PCI ...
Page 3: ......
Page 34: ......
Page 46: ...C O N T R O L L E R S O F T W A R E DN9002K10PCI User Guide www dinigroup com 36 ...
Page 150: ......