![Dini Group DN9002K10PCI User Manual Download Page 104](http://html1.mh-extra.com/html/dini-group/dn9002k10pci/dn9002k10pci_user-manual_2505740104.webp)
H A R D W A R E
DN9002K10PCI User Guide
www.dinigroup.com
94
All FPGA share the same RX and TX signals, so only one FPGA should use the interface at a
time. RS232 requires a 12V to -12V signaling level, which is not available on Virtex5 FPGAs, so
an external RS232 buffer is used.
One the board, pin 1 is marked with a big, unmistakable, white circle dot. On the provided
cable, pin one is marked with a red stripe on the cable. Hot-plugging this connector is acceptable
and encouraged.
The port settings required on the serial ("COM") port of your computer are dependent on the
UART in the FPGA. Since the flow-control signals on the serial cable are not connected to the
FPGA, you cannot use "hardware handshaking".
The other port settings, parity, stop bits, speed and data bits are user design dependent.
12.1.1
Configuration RS232
A second RS232 header (P3) is for the configuration circuitry to give feedback to the user. It is
described in the section "Configuration Section".
MCU
TSM-136-01-T-DV
1
2
3
4
5
6
7
8
9
10
U23
MAX3388E
TSOP24
1
2
4
5
6
3
7
8
9
21
20
19
13
12
10
18
17
16
11
15
22
24
23
14
C1+
V+
C2+
C2-
V-
C1-
T1IN
T2IN
T3IN
T1OUT
T2OUT
T3OUT
R1OUT
R2OUT
LOUT
R1IN
R2IN
LIN
SWOUT
SWIN
GND
SHDN
VCC
VL
TENTH INCH
FPGA
TSM-136-01-T-DV
1
2
3
4
5
6
7
8
9
10
Summary of Contents for DN9002K10PCI
Page 1: ...LOGIC Emulation Source UserGuide DN9002K10PCI ...
Page 3: ......
Page 34: ......
Page 46: ...C O N T R O L L E R S O F T W A R E DN9002K10PCI User Guide www dinigroup com 36 ...
Page 150: ......