![Dini Group DN9002K10PCI User Manual Download Page 146](http://html1.mh-extra.com/html/dini-group/dn9002k10pci/dn9002k10pci_user-manual_2505740146.webp)
H A R D W A R E
DN9002K10PCI User Guide
www.dinigroup.com
136
phase-tolerance of the Virtex 5 FPGA and the clock buffer devices on the DN9002K10PCI
EXT0 and EXT1 signals will prevent a reliable system-synchronous design at high speeds.
25.2.5
Power and Reset
V power rails are supplied to the Daughter card headers. Each pin
h
The RSTn signal to the daughter card is an open-drain, buffered copy of the SYS_RST# signal.
25.2.6
VCCO Voltage
uired to provide a voltage on the VCCO pin on the connector. This
Each bank of the connector (B0, B1, or B2) uses a separate VCCO pin, and can have a different
s.
The VCCO voltage impressed by the daughter card should be less than 3.75 to prevent damage
25.2.7
VCCO bias generation
Since a daughter card will not always be present on a daughter card connector, a VCCO bias
generator is used on the motherboard for each daughter card bank to keep the VCCO pin on
The +3.3V, +5.0V and +12
on the MEG-Array connector is rated to tolerate 1A of current without thermal overload. Most
of the power available to daughter cards through the connector comes from the two 12V pins,
for a total of 24W. Each power rail supplied to the Daughter card is fused with a reset-able
switch. Daughter cards are required to provide their own power supply bypassing and onrus
current limiting.
It is also asserted when the User Reset is active. When RSTn is de-asserted, the +3.3V, +5.0V
and +12V power rails are guaranteed to be within the DN9002K10PCI tolerance. If there are
additional power requirements, the daughter card is required to ensure these.
The daughter card is req
voltage is used on the DN9002K10PCI to power the FPGA IOs that are connected with that
daughter card. In this way, the daughter card can control what voltage the interface will use.
voltage applied to it. When designing a daughter card, you must determine the current
requirements for the DN9002K10PCI and supply enough current capacity on these pin
to the Virtex 5 IOs connected to that daughter card.
DC0_GCAP 104
DC0_GCCP 85
DC0_RSTn
DC0_GCBN 104
O.D.
U254
74LVC1G07
SOT95P280-5N
4
2
5
3
1
Y
A
VCC
GND
NC
DC0_GCCN
85
F5
5A
F7
7A
DC0_GCAN 104
+3.3V
Section 1 of 5
Clock, Power, Reset
1A PER PIN
P100-1
MEG-Array 300-Pin
J2
A1
K1
C1
H1
B2
D2
G2
E1
F1
E3
F3
E5
F5
RSTn
P12V_1
P12V_2
P5V_1
P5V_2
P3.3V_1
P3.3V_2
P3.3V_3
GCAP
GCAN
GCBP
GCBN
GCCP
GCCN
DC0_GCBP 104
+12.0V
DC_RSTn
+3.3V
+5.0V
F6
5A
Summary of Contents for DN9002K10PCI
Page 1: ...LOGIC Emulation Source UserGuide DN9002K10PCI ...
Page 3: ......
Page 34: ......
Page 46: ...C O N T R O L L E R S O F T W A R E DN9002K10PCI User Guide www dinigroup com 36 ...
Page 150: ......