![Dini Group DN9002K10PCI User Manual Download Page 125](http://html1.mh-extra.com/html/dini-group/dn9002k10pci/dn9002k10pci_user-manual_2505740125.webp)
H A R D W A R E
DN9002K10PCI User Guide
www.dinigroup.com
115
I don’t know why you would need access to this. It isn’t tested or thought about ever. This
JTAG chain does not connect to the FPGA JTAG chain
20
EPROM
A small EPROM (1K) is attached to FPGA B. These devices are intended to store identification
data for generating a unique MAC address for the Ethernet interfaces. However, the EPROM
can be used for any user-defined purpose requiring static-memory intensive tasks, like
remembering your name and birthday.
The interface to the EPROM is a standard IIC at 1.8V. The IIC address of the devices is
(binary) 1010 000
The maximum clock speed of the IIC interface is 400 kHz
ETH_TDO
ETH_TDI
R223
4.7K
R206
4.7K
R220
4.7K
ETH_TCK
R202
4.7K
+3.3V
R211
4.7K
ETH_TMS
ETH_TRST#
J4
TENTH1X6
1
2
3
4
5
6
1
2
3
4
5
6
+1.8V
R11
4.7K
+1.8V
R6
4.7K
R8
4.7K
R7
4.7K
R12
4.7K
2-5V
U29
24C64C
SOIC127P600-8N
4
5
6
7
8
1
2
3
VSS
SDA
SCL
WP
A0
A1
A2
Summary of Contents for DN9002K10PCI
Page 1: ...LOGIC Emulation Source UserGuide DN9002K10PCI ...
Page 3: ......
Page 34: ......
Page 46: ...C O N T R O L L E R S O F T W A R E DN9002K10PCI User Guide www dinigroup com 36 ...
Page 150: ......