4–10
Clocks, Cache, and External Interface
29 September 1997 – Subject To Change
Physical Address Considerations
even. The output is asymmetric if the divisor is odd. When the divisor is odd, the
clock is high for an extra cycle. Refer to Section 7.2 for information on sysclk
behavior during reset.
4.3 Physical Address Considerations
This section lists and describes the physical address regions. Cache and data wrap-
ping characteristics of physical addresses are also described.
4.3.1 Physical Address Regions
Physical memory of the 21164PC is divided into three regions:
1.
The first region is the first half of the physical address space. It is treated by the
21164PC as memory-like.
2.
The second region is the second half of the physical address space except for a
1MB region reserved for CBU IPRs. It is treated by the 21164PC as noncache-
able.
3.
The third region is the 1MB region reserved for CBU IPRs.
In the first region, write merging and load merging are permitted. All 21164PC
accesses in this region are 64-byte, the Bcache block size. This memory-like region
is limited to 8GB (maximum).
The 21164PC does not cache data accessed in the second and third region of the
physical address space; 21164PC read accesses in these regions are always INT32
requests. Load merging is permitted, but the request includes a mask to inform the
Table 4–3 System Clock Delay
sys_mch_chk_irq_h pwr_fail_irq_h
mch_hlt_irq_h
Delay Cycles
Low
Low
Low
0
Low
Low
High
1
Low
High
Low
2
Low
High
High
3
High
Low
Low
4
High
Low
High
5
High
High
Low
6
High
High
High
7