![Digital Equipment Alpha 21164PC Hardware Reference Manual Download Page 126](http://html.mh-extra.com/html/digital-equipment/alpha-21164pc/alpha-21164pc_hardware-reference-manual_2498508126.webp)
4–38
Clocks, Cache, and External Interface
29 September 1997 – Subject To Change
System-Initiated Transactions
Figure 4–17 WRITE BLOCK Timing Diagram
4.8 System-Initiated Transactions
System commands to the 21164PC are driven on the cmd_h<3:0> signal lines.
Before driving these signals, the system must gain control of the command and
address buses by using addr_bus_req_h, as described in Section 4.9.1. The algo-
rithm used by the 21164PC for accepting system commands to be processed in paral-
lel by the 21164PC is presented in Section 4.8.1.
Note:
Timing diagrams do not explicitly show tristated buses. For examples of
tristate timing, refer to Section 4.9.
4.8.1 Sending Commands to the 21164PC
The rules used by the CBU BIU to process commands sent by the system to the
21164PC are listed in Section 4.11.1.
FM-05560.AI4
cmd_h<3:0>
victim_pending_h
addr_h<39:4>
fill_h
fill_id_h
cack_h
idle_bc_h
data_h<127:0>
dack_h
sys_clk(4:1)
0
1
2
3
4
5
6
7
8
WRBLK
D00
D01
9
10
11
12
A0