![Digital Equipment Alpha 21164PC Hardware Reference Manual Download Page 194](http://html.mh-extra.com/html/digital-equipment/alpha-21164pc/alpha-21164pc_hardware-reference-manual_2498508194.webp)
5–46
Internal Processor Registers
29 September 1997 – Subject To Change
Memory Address Translation Unit (MTU) IPRs
5.2.16 Miss Address File Mode (MAF_MODE) Register (217)
MAF_MODE is a read/write register that controls diagnostic and test modes in the
MTU miss address file (MAF). This register is cleared on chip reset.
MAF_MODE<05> is also cleared on timeout reset. Figure 5–41 and Table 5–19
describe the MAF_MODE register format.
Note:
The following bit settings are required for normal operation:
DREAD_NOMERGE = 0
WB_FLUSH_ALWAYS = 0
WB_NOMERGE = 0
MAF_ARB_DISABLE = 0
WB_CNT_DISABLE = 0
Figure 5–41 Miss Address File Mode (MAF_MODE) Register
PCA008
63
32
31
00
01
02
03
04
05
06
07
08
RAZ/IGN
RAZ/IGN
09
10
11
12
WB_CLR_LO_THRESH<1:0>
WB_SET_LO_THRESH<1:0>
DREAD_PENDING (Read-Only)
WB_PENDING (Read-Only)
MAF_ARB_DISABLE
WB_CNT_DISABLE
IO_NMERGE
WB_NOMERGE
WB_FLUSH_ALWAYS
DREAD_NOMERGE