![Digital Equipment Alpha 21164PC Hardware Reference Manual Download Page 263](http://html.mh-extra.com/html/digital-equipment/alpha-21164pc/alpha-21164pc_hardware-reference-manual_2498508263.webp)
29 September 1997 – Subject To Change
Electrical Data
9–7
Clocking Scheme
allows a clock source of arbitrary dc bias to be ac coupled to the 21164PC. The peak-
to-peak amplitude of the clock source must be between 0.6 V and 3.0 V. Either a
square-wave or a sinusoidal source may be used. Full-rail clocks may be driven by
testers. In any case, the oscillator should be ac coupled to the osc_clk_in_h,l inputs
by 47 pF through 220 pF capacitors.
Figure 9–2 shows a plot of the simulated impedance versus the clock input fre-
quency. Figure 9–1 is a simplified circuit of the complex model used to create
Figure 9–2.
Figure 9–2 Impedance vs Clock Input Frequency
Differential Impedance ocs_clk_in_h to osc_clk_in_l
LJ-04724.AI4
140
120
100
80
Impedance in Ohms
60
40
20
0
10
100
Frequency in MHz
1000