![Digital Equipment Alpha 21164PC Hardware Reference Manual Download Page 276](http://html.mh-extra.com/html/digital-equipment/alpha-21164pc/alpha-21164pc_hardware-reference-manual_2498508276.webp)
9–20
Electrical Data
29 September 1997 – Subject To Change
AC Characteristics
Figure 9–8 is a timing diagram of an SROM load sequence.
Figure 9–8 Serial ROM Load Timing
The minimum srom_clk_h cycle = (126
−
sysclk ratio) × (CPU cycle time).
The maximum srom_clk_h to srom_data_h delay allowable (in order to meet the
required setup time) = [126
−
(5 × sysclk ratio)] × (CPU cycle time).
9.4.5 Clock Test Modes
This section describes the 21164PC clock test modes.
9.4.5.1 Normal (1× Clock) Mode
When clk_mode_h<1> is not asserted, the osc_clk_in_h,l frequency is used to drive
the input clock frequency. The clk_mode_h<0> signal is used to enable/disable a
clock equalizing circuit, called a symmetrator. The symmetrator equalizes the duty-
cycle of the input clock for use onchip. The osc_clk_ in_h,l signals must have a duty
cycle of at least 60/40 for the symmetrator to work properly. Normal clock mode
with the symmetrator enabled is the preferred clocking mode of the 21164PC.
9.4.5.2 Clock Test Reset Mode
When clk_mode_h<1> is asserted, the sys_clk_out generator circuit is forced to
reset to a known state. This allows the chip manufacturing tester to synchronize the
chip to the tester cycle. This mode can be used with the symmetrator either enabled
or disabled.
MK145507B
sys_reset_l
su
ho
t
t
su
t
ho
t
= 4 x sysclk 1.1 ns
= 0 ns
131, 072 Bits Total
srom_oe_l
srom_clk_h
srom_data_h