29 September 1997 – Subject To Change
Internal Processor Registers
5–17
Instruction Fetch/Decode Unit and Branch Unit (IDU) IPRs
MVE
<19>
RW,0
If set, enables the motion video instruction
(MVI) set. If clear, causes any MVI class
instructions to generate a RESDEC trap.
IMSK<3:0> <23:20>
RW,0
If set, each IMSK<3:0> signal disables the cor-
responding IRQ_ H<3:0> interrupt.
TMM
<24>
RW,0
If set, the timeout counter counts 5000 cycles
before asserting timeout reset. If clear, the time-
out counter counts 1 billion cycles before assert-
ing timeout reset.
TMD
<25>
RW,0
If set, disables the IDU timeout counter. Does
not affect cfail_h/no cack_h error.
FPE
<26>
RW,0
If set, floating-point instructions may be issued.
If clear, floating-point instructions cause FEN
exceptions.
HWE
<27>
RW,0
If set, allows PALRES instructions to be issued
in kernel mode.
SPE<1:0>
<29:28>
RW,0
If SPE<1> is set, it enables superpage mapping
of Istream virtual address VA<39:13> directly to
physical address PA<39:13> assuming
VA<42:41> = 10. Virtual address bit VA<40> is
ignored in this translation. Access is allowed
only in kernel mode.
If SPE<0> is set (NT mode), it enables super-
page mapping of Istream virtual addresses
VA<42:30> = 1FFE
16
directly to physical
address PA<39:30> = 0
16
. VA<30:13> is
mapped directly to PA<30:13>. Access is
allowed only in kernel mode.
SDE
<30>
RW,0
If set, enables PAL shadow registers.
MBZ
<32>
RW,0
Reserved to DIGITAL. Must be zero.
SLE
<33>
RW,0
If set, enables serial line interrupts.
FMS
<34>
RW,0
If set, forces miss on Icache references. MBZ in
normal operation.
FBT
<35>
RW,0
If set, forces bad Icache tag parity. MBZ in nor-
mal operation.
Table 5–5 IDU Control and Status Register Fields
(Sheet 2 of 3)
Name
Extent
Type
Description